• [email protected]
  • +971 507 888 742
Submit Manuscript
SciAlert
  • Home
  • Journals
  • Information
    • For Authors
    • For Referees
    • For Librarian
    • For Societies
  • Contact
  1. Journal of Artificial Intelligence
  2. Vol 6 (1), 2013
  3. 95-100
  • Online First
  • Current Issue
  • Previous Issues
  • More Information
    Aims and Scope Editorial Board Guide to Authors Article Processing Charges
    Submit a Manuscript

Journal of Artificial Intelligence

Year: 2013 | Volume: 6 | Issue: 1 | Page No.: 95-100
DOI: 10.3923/jai.2013.95.100

Facebook Twitter Digg Reddit Linkedin StumbleUpon E-mail

Article Trend



Total views 443

Search


Authors


G. Suganya

Country: India

R. Muthaiah

Country: India

Keywords


  • SoC design
  • IP Core
  • AXI protocol
  • OCP protocol
  • VHDL language
Research Article

Design of Multiple Master ASIC Interconnect

G. Suganya and R. Muthaiah
System on Chip is composed of many Intellectual Property (IP) blocks which communicate with each other using different bus protocols. Each IP may have different native protocol. So establishing communication between these bus protocols which vary from one IP to another is of much significance. The protocols used may be either proprietary or non-proprietary. AXI 1.0 and OCP 2.0 protocols and are used to build our ASIC interconnect system. Here we establish communication between these two protocols using an AXI to OCP converter. This converter acts as a bridge between the two protocols clearing the incompatibilities for communication. We also use a clock bridge to enhance communication between IP blocks that operate at different frequencies. The numbers of masters, slaves, address and data widths are also configurable depending on the requirement. The AXI master, AXI to OCP converter, Clock Bridge, OCP master, OCP slaves, arbiter and address decoder are designed using VHDL and synthesized.
PDF Fulltext XML References Citation

How to cite this article

G. Suganya and R. Muthaiah, 2013. Design of Multiple Master ASIC Interconnect. Journal of Artificial Intelligence, 6: 95-100.

DOI: 10.3923/jai.2013.95.100

URL: https://scialert.net/abstract/?doi=jai.2013.95.100

Leave a Comment


Your email address will not be published. Required fields are marked *

Useful Links

  • Journals
  • For Authors
  • For Referees
  • For Librarian
  • For Socities

Contact Us

Office Number 1128,
Tamani Arts Building,
Business Bay,
Deira, Dubai, UAE

Phone: +971 507 888 742
Email: [email protected]

About Science Alert

Science Alert is a technology platform and service provider for scholarly publishers, helping them to publish and distribute their content online. We provide a range of services, including hosting, design, and digital marketing, as well as analytics and other tools to help publishers understand their audience and optimize their content. Science Alert works with a wide variety of publishers, including academic societies, universities, and commercial publishers.

Follow Us
© Copyright Science Alert. All Rights Reserved